Blame SOURCES/atlas-fedora-arm.patch

a5a71c
--- CONFIG/include/atlconf.h	2011-05-14 13:33:24.000000000 -0400
a5a71c
+++ CONFIG/include/atlconf.h.new	2011-08-30 14:25:41.427136391 -0400
a5a71c
@@ -16,7 +16,7 @@
a5a71c
 
a5a71c
 enum ARCHFAM {AFOther=0, AFPPC, AFSPARC, AFALPHA, AFX86, AFIA64, AFMIPS};
a5a71c
 
a5a71c
-#define NMACH 37
a5a71c
+#define NMACH 38
a5a71c
 static char *machnam[NMACH] =
a5a71c
    {"UNKNOWN", "POWER3", "POWER4", "POWER5", "PPCG4", "PPCG5",
a5a71c
     "POWER6", "POWER7",
a5a71c
@@ -25,7 +25,7 @@
a5a71c
     "Efficeon", "K7", "HAMMER", "AMD64K10h", "UNKNOWNx86",
a5a71c
     "IA64Itan", "IA64Itan2",
a5a71c
     "USI", "USII", "USIII", "USIV", "UST2", "UnknownUS",
a5a71c
-    "MIPSR1xK", "MIPSICE9"};
a5a71c
+    "MIPSR1xK", "MIPSICE9", "ARM"};
a5a71c
 enum MACHTYPE {MACHOther, IbmPwr3, IbmPwr4, IbmPwr5, PPCG4, PPCG5,
a5a71c
                IbmPwr6, IbmPwr7,
a5a71c
                IntP5, IntP5MMX, IntPPRO, IntPII, IntPIII, IntPM, IntCoreS,
a5a71c
@@ -34,7 +34,8 @@
a5a71c
                IA64Itan, IA64Itan2,
a5a71c
                SunUSI, SunUSII, SunUSIII, SunUSIV, SunUST2, SunUSX,
a5a71c
                MIPSR1xK, /* includes R10K, R12K, R14K, R16K */
a5a71c
-               MIPSICE9   /* SiCortex ICE9 -- like MIPS5K */
a5a71c
+               MIPSICE9,   /* SiCortex ICE9 -- like MIPS5K */
a5a71c
+	       ARM
a5a71c
                };
a5a71c
 #define MachIsX86(mach_) \
a5a71c
    ( (mach_) >= IntP5 && (mach_) <= x86X )
a5a71c
@@ -51,6 +52,8 @@
a5a71c
 #endif
a5a71c
 #define MachIsPPC(mach_) \
a5a71c
    ( (mach_) >= PPCG4 && (mach_) <= PPCG5 )
a5a71c
+#define MachIsARM(mach_) \
a5a71c
+   ( (mach_) == ARM )
a5a71c
 
a5a71c
 static char *f2c_namestr[5] = {"UNKNOWN","Add_", "Add__", "NoChange", "UpCase"};
a5a71c
 static char *f2c_intstr[5] =
a5a71c
--- CONFIG/src/probe_comp.c	2011-05-14 13:33:24.000000000 -0400
a5a71c
+++ CONFIG/src/probe_comp.c.new	2011-08-30 14:28:31.103015151 -0400
a5a71c
@@ -507,6 +507,8 @@
a5a71c
 
a5a71c
    if (MachIsIA64(arch))
a5a71c
       return(sp);
a5a71c
+   if (MachIsARM(arch))
a5a71c
+      return(sp);
a5a71c
    if (MachIsMIPS(arch))
a5a71c
       return((ptrbits == 64) ? "-mabi=64" : "-mabi=n32");
a5a71c
    if (!CompIsGcc(comp))